

## Versatile Interface Adapter Differences

## INTRODUCTION

The Versatile Interface Adapter (VIA) is a very flexible I/Qcontrol device. This device contains two 8-bit bidirectional ports, two 16-bit interval timers and aserial-to-parallel/parallel-to-serial shift register. In addition, input data latching and expanded handshaking capability on the I/O ports allow positive control of bidirectional data transfers between the host processor and peripheral devices.

## SUMMARY

Three versions of the VIA are available to accommodate the bus interface requirements of both synchronous and asynchronous host systems. The NMOS R6522 is compatible with the 6500 and 6800 families. The CMOS R65C22 can interface to 68000 and 68010 systems. Finally, the CMOS R65NC22 is compatible with 6500, 6800, 68000, 68010, and 68020 microprocessors. All versions are pin compatible. Table 1 summarizes the differences among the three versions of the VIA.

|                                 | R6522                                                                                                                                                                                                                                                                                                                      | R65C22                                                                                                                                                                                                                                                                                                                                                                                     | R85NC22                                                                                                                                                                                                                                                                                                                 |
|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Package Options                 | 40-Pin Ceramic DIP<br>40-Pin Plastic DIP                                                                                                                                                                                                                                                                                   | 40-Pin Ceramic DIP<br>40-Pin Plastic DIP<br>44-Pin Plastic PLCC                                                                                                                                                                                                                                                                                                                            | 40-Pin Ceramio DIP<br>40-Pin Plastic DIP<br>44-Pin Plastic PLCC                                                                                                                                                                                                                                                         |
| φ2 Clock Options (MHz)          | 1,2                                                                                                                                                                                                                                                                                                                        | 1, 2, 3, 4                                                                                                                                                                                                                                                                                                                                                                                 | 1, 2, 3, 4                                                                                                                                                                                                                                                                                                              |
| Maximum Power (mW)              | 700                                                                                                                                                                                                                                                                                                                        | 40 (@4 MHz)                                                                                                                                                                                                                                                                                                                                                                                | 40 (@4 MHz)                                                                                                                                                                                                                                                                                                             |
| Host System Compatibility       | 6500, 6800                                                                                                                                                                                                                                                                                                                 | 6500, 6800, 68000, 68010                                                                                                                                                                                                                                                                                                                                                                   | 6500, 6800, 68000, 68010,<br>68020                                                                                                                                                                                                                                                                                      |
| ASO-AS1 Decoding                | Decoded during \$2.                                                                                                                                                                                                                                                                                                        | Decoded during ¢2.                                                                                                                                                                                                                                                                                                                                                                         | Decoded during \$2 if CS2 is low.                                                                                                                                                                                                                                                                                       |
| PAO-PA7, CA2<br>Characteristics | These ports represent one standard<br>TTL load in the input mode and will<br>drive one standard TTL load in out-<br>put mode.                                                                                                                                                                                              | These ports represent two standard<br>TTL loads in the input mode and will<br>drive two standard TTL loads in the<br>output mode.                                                                                                                                                                                                                                                          | These ports represent two standard<br>TTL loads in the input mode and will<br>drive two standard TTL loads in the<br>output mode.                                                                                                                                                                                       |
| PBO-PB7, CB2<br>Characteristics | These ports represent one standard<br>TTL load in the loput mode and will<br>drive one standard TTL load in the<br>output mode. They have passive pull<br>ups ( $\approx 3k\Omega$ ). They can source 1.0<br>mA at 1.5 Vdc to directly drive Dar-<br>lington transistor circuits.                                          | These ports represent two standard<br>TTL loads in the input mode and will<br>drive two standard TTL loads in the<br>output mode. They have active pull-<br>ups. They can source 3.2 mA at 1.5<br>Vdc to directly drive Darlington tran-<br>sistor circuits.                                                                                                                               | These ports represent one standard TTL load in the input mode and will drive one standard TTL load in the output mode. They have passive pull ups ( $\approx 3 k\Omega$ ). PBO-PB7 can source 3.2 mA at 1.5 Vdd to directly drive Darlington transistor circuits.                                                       |
| CB1 Characteristics             | This pin represents one standard<br>TTL load in the input mode and will<br>drive one standard TTL load in the<br>output mode. It has a passive pull<br>up ( $\approx 3k\Omega$ ). It must not change<br>during the fast 100 ns of $\varphi$ 2. It must<br>have a pulse width greater than one<br>$\varphi$ 2 clock period. | This pln represents two standard<br>TTL loads in the input mode and will<br>drive two standard TTL loads in the<br>output mode, it can source 3.2 mA<br>at 1.5 Vdc to directly drive Dar-<br>lington transistor circuits. It has an<br>sotive pull-up. CB1 must not change<br>during the fast 100 ns of $\phi$ 2, it must<br>have a pulse width greater than one<br>$\phi$ 2 clock period. | This pin represents one standard<br>TTL load in the input mode and will<br>drive one standard TTL load in the<br>output mode. It has a passive pull<br>up ( $\Rightarrow$ 3kΩ). CB1 can change<br>anytime but is sampled only during<br>$\phi$ 2. It must have a pulce width<br>greater than one $\phi$ 2 clock period. |

## Table 1. R6522, R65C22 and R65NC22 Differences

Document No. 29N651N99